Vishay Siliconix

# N-Channel 30 V (D-S) 175 °C MOSFET

## **DESCRIPTION**

The attached SPICE model describes the typical electrical characteristics of the n-channel vertical DMOS. The sub-circuit model is extracted and optimized over the -55  $^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$  temperature ranges under the pulsed 0 V to 10 V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

## **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Sub-circuit Model)
- Level 3 MOS
- Apply for both Linear and Switching Application
- Accurate over the -55 °C to +125 °C Temperature Range
- · Model the Gate Charge

# SUBCIRCUIT MODEL SCHEMATIC



# Note

• This document is intended as a SPICE modeling guideline and does not constitute a commercial product datasheet. Designers should refer to the appropriate datasheet of the same number for guaranteed specification limits.



www.vishay.com

Vishay Siliconix

| <b>SPECIFICATIONS</b> (T <sub>J</sub> = 25 °C, unless otherwise noted) |                     |                                                                     |                |               |      |
|------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------|----------------|---------------|------|
| PARAMETER                                                              | SYMBOL              | TEST CONDITIONS                                                     | SIMULATED DATA | MEASURED DATA | UNIT |
| Static                                                                 |                     |                                                                     |                |               |      |
| Gate Threshold Voltage                                                 | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                               | 2              | 2             | V    |
| Drain-Source On-State Resistance <sup>a</sup>                          | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 12 A                       | 0.020          | 0.020         | Ω    |
|                                                                        |                     | $V_{GS} = 4.5 \text{ V}, I_D = 8 \text{ A}$                         | 0.028          | 0.026         |      |
| Forward Transconductance <sup>a</sup>                                  | 9 <sub>fs</sub>     | $V_{DS} = 15 \text{ V}, I_{D} = 3 \text{ A}$                        | 15             | 10            | S    |
| Diode Forward Voltage                                                  | $V_{SD}$            | I <sub>S</sub> = 3.5 A                                              | 0.8            | 0.8           | V    |
| Dynamic <sup>b</sup>                                                   |                     |                                                                     |                |               |      |
| Input Capacitance                                                      | C <sub>iss</sub>    | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHz            | 430            | 430           | pF   |
| Output Capacitance                                                     | C <sub>oss</sub>    |                                                                     | 102            | 100           |      |
| Reverse Transfer Capacitance                                           | C <sub>rss</sub>    |                                                                     | 42             | 40            |      |
| Total Gate Charge                                                      | Qg                  |                                                                     | 7.2            | 7.95          |      |
| Gate-Source Charge                                                     | $Q_{gs}$            | $V_{DS} = 15 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 5.5 \text{ A}$ | 1.6            | 1.6           | nC   |
| Gate-Drain Charge                                                      | $Q_{gd}$            |                                                                     | 1.3            | 1.3           |      |

#### Notes

- a. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2 %.
- b. Guaranteed by design, not subject to production testing.

www.vishay.com

Vishay Siliconix

# **COMPARISON OF MODEL WITH MEASURED DATA** ( $T_J = 25~^{\circ}C$ , unless otherwise noted)













#### Note

Dots and squares represent measured data.
Copyright: Vishay Intertechnology, Inc.